Samsung M391B5773DH0 Computer Hardware User Manual


 
- 7 -
datasheet DDR3L SDRAM
Rev. 1.0
Unbuffered DIMM
7. Input/Output Functional Description
NOTE :
1. DM8, DQS8 and DQS
8 are for ECC UDIMM only.
Symbol Type Function
CK0-CK1
CK
0-CK1
SSTL
CK and CK
are differential clock inputs. All the DDR3 SDRAM addr/cntl inputs are sampled on the crossing of positive
edge of CK and negative edge of CK
. Output (read) data is reference to the crossing of CK and CK (Both directions of
crossing)
CKE0-CKE1 SSTL
Activates the SDRAM CK signal when high and deactivates the CK signal when low. By deactivating the clocks, CKE low
initiates the Power Down mode, or the Self-Refresh mode
S
0-S1 SSTL
Enables the associated SDRAM command decoder when low and disables the command decoder when high. When the
command decoder is disabled, new command are ignored but previous operations continue. This signal provides for
external rank selection on systems with multiple ranks.
RAS
, CAS, WE SSTL RAS, CAS, and WE (ALONG WITH S) define the command being entered.
ODT0-ODT1 SSTL
When high, termination resistance is enabled for all DQ, DQS, DQS
and DM pins, assuming the function is enabled in the
Extended Mode Register Set (EMRS).
V
REFDQ
Supply Reference voltage for SSTL 15 I/O inputs.
V
REFCA
Supply Reference voltage for SSTL 15 command/address inputs.
V
DDQ
Supply
Power supply for the DDR3 SDRAM output buffers to provide improved noise immunity. For all current DDR3 unbuffered
DIMM designs, V
DDQ
shares the same power plane as V
DD
pins.
BA0-BA2 SSTL Selects which SDRAM bank of eight is activated.
A0-A14 SSTL
During a Bank Activate command cycle, Address input defines the row address (RA0-RA13)
During a Read or Write command cycle, Address input defines the column address, In addition to the column address,
AP is used to invoke autoprecharge operation at the end of the burst read or write cycle. If AP is high, autoprecharge is
selected and BA0, BA1, BA2 defines the bank to be precharged. If AP is low, autoprecharge is disabled. During a pre-
charge command cycle, AP is used in conjunction with BA0, BA1, BA2 to control which bank(s) to precharge. If AP is
high, all banks will be precharged regardless of the state of BA0, BA1 or BA2. If AP is low, BA0, BA1 and BA2 are used
to define which bank to precharge. A12(BC
) is sampled during READ and WRITE commands to determine if burst chop
(on-the-fly) will be performed (HIGH, no burst chop; Low, burst chopped).
DQ0-DQ63
CB0-CB7
SSTL Data and Check Bit Input/Output pins.
DM0-DM8
1
SSTL
DM is an input mask signal for write data. Input data is masked when DM is sampled High coincident with that input data
during a write access. DM is sampled on both edges of DQS. Although DM pins are input only, the DM loading matches
the DQ and DQS loading.
V
DD
,V
SS
Supply
Power and ground for DDR3 SDRAM input buffers, and core logic. V
DD
and V
DDQ
pins are tied to V
DD
/V
DDQ
planes on
these modules.
DQS0-DQS8
1
DQS0-DQS8
1
SSTL Data strobe for input and output data.
SA0-SA2 -
These signals and tied at the system planar to either V
SS
or V
DDSPD
to configure the serial SPD EERPOM address
range.
SDA -
This bidirectional pin is used to transfer data into or out of the SPD EEPROM. An external resistor may be connected
from the SDA bus line to V
DDSPD
to act as a pull-up on the system board.
SCL -
This signal is used to clock data into and out of the SPD EEPROM. An external resistor may be connected from the SCL
bus time to V
DDSPD
to act as a pull-up on the system board.
V
DDSPD
Supply
Power supply for SPD EEPROM. This supply is separate from the V
DD
/V
DDQ
power plane. EEPROM supply is operable
from 3.0V to 3.6V.
RESET
- The RESET pin is connected to the RESET pin on each DRAM. When low, all DRAMs are set to a know state.
EVENT
Output
This signal indicates that a thermal event has been detected in the thermal sensing device. The system should guarantee
the electrical level requirement is met for the EVENT
pin on TS/SPD part