Cypress CY7C1334H Computer Hardware User Manual


 
CY7C1334H
Document #: 38-05678 Rev. *B Page 9 of 13
Switching Characteristics Over the Operating Range
[12, 13]
166 MHz 133 MHz
Parameter Description Min. Max. Min. Max. Unit
t
POWER
V
DD
(typical) to the First Access
[14]
11ms
Clock
t
CYC
Clock Cycle Time 6.0 7.5 ns
t
CH
Clock HIGH 2.5 3.0 ns
t
CL
Clock LOW 2.5 3.0 ns
Output Times
t
CO
Data Output Valid after CLK Rise 3.5 4.0 ns
t
DOH
Data Output Hold after CLK Rise 1.5 1.5 ns
t
CLZ
Clock to Low-Z
[15, 16, 17]
00ns
t
CHZ
Clock to High-Z
[15, 16, 17]
3.5 4.0 ns
t
OEV
OE LOW to Output Valid 3.5 4.0 ns
t
OELZ
OE LOW to Output Low-Z
[15, 16, 17]
00ns
t
OEHZ
OE HIGH to Output High-Z
[15, 16, 17]
3.5 4.0 ns
Set-up Times
t
AS
Address Set-up before CLK Rise 1.5 1.5 ns
t
ALS
ADV/LD Set-up before CLK Rise 1.5 1.5 ns
t
WES
GW, BW
[A:D]
Set-up before CLK Rise 1.5 1.5 ns
t
CENS
CEN Set-up before CLK Rise 1.5 1.5 ns
t
DS
Data Input Set-up before CLK Rise 1.5 1.5 ns
t
CES
Chip Enable Set-Up before CLK Rise 1.5 1.5 ns
Hold Times
t
AH
Address Hold after CLK Rise 0.5 0.5 ns
t
ALH
ADV/LD Hold after CLK Rise 0.5 0.5 ns
t
WEH
GW, BW
[A:D]
Hold after CLK Rise 0.5 0.5 ns
t
CENH
CEN Hold after CLK Rise 0.5 0.5 ns
t
DH
Data Input Hold after CLK Rise 0.5 0.5 ns
t
CEH
Chip Enable Hold after CLK Rise 0.5 0.5 ns
Notes:
12.Test conditions shown in (a), (b) and (c) of AC Test Loads.
13.Timing reference level is 1.5V when V
DDQ
= 3.3V and 1.25V when V
DDQ
= 2.5V.
14.This part has a voltage regulator internally; t
POWER
is the time that the power needs to be supplied above V
DD
minimum initially before a Read or Write operation
can be initiated.
15.t
CHZ
, t
CLZ
, t
OELZ
, and t
OEHZ
are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage.
16.At any given voltage and temperature, t
OEHZ
is less than t
OELZ
and t
CHZ
is less than t
CLZ
to eliminate bus contention between SRAMs when sharing the same
data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed
to achieve Tri-State prior to Low-Z under the same system conditions
17.This parameter is sampled and not 100% tested.
[+] Feedback