Cypress CY7C1360C Computer Hardware User Manual


 
CY7C1360C
CY7C1362C
Document #: 38-05540 Rev. *H Page 20 of 31
Switching Characteristics Over the Operating Range
[17, 18]
Parameter Description
–250 –200 –166
UnitMin. Max. Min. Max. Min. Max.
t
POWER
V
DD
(Typical) to the First Access
[19]
111ms
Clock
t
CYC
Clock Cycle Time 4.0 5.0 6.0 ns
t
CH
Clock HIGH 1.8 2.0 2.4 ns
t
CL
Clock LOW 1.8 2.0 2.4 ns
Output Times
t
CO
Data Output Valid after CLK Rise 2.8 3.0 3.5 ns
t
DOH
Data Output Hold after CLK Rise 1.25 1.25 1.25 ns
t
CLZ
Clock to Low-Z
[20, 21, 22]
1.25 1.25 1.25 ns
t
CHZ
Clock to High-Z
[20, 21, 22]
1.25 2.8 1.25 3.0 1.25 3.5 ns
t
OEV
OE LOW to Output Valid 2.8 3.0 3.5 ns
t
OELZ
OE LOW to Output Low-Z
[20, 21, 22]
000ns
t
OEHZ
OE HIGH to Output High-Z
[20, 21, 22]
2.8 3.0 3.5 ns
Set-up Times
t
AS
Address Set-up before CLK Rise 1.4 1.5 1.5 ns
t
ADS
ADSC, ADSP Set-up before CLK Rise 1.4 1.5 1.5 ns
t
ADVS
ADV Set-up before CLK Rise 1.4 1.5 1.5 ns
t
WES
GW, BWE, BW
X
Set-up before CLK Rise 1.4 1.5 1.5 ns
t
DS
Data Input Set-up before CLK Rise 1.4 1.5 1.5 ns
t
CES
Chip Enable Set-up before CLK Rise 1.4 1.5 1.5 ns
Hold Times
t
AH
Address Hold after CLK Rise 0.4 0.5 0.5 ns
t
ADH
ADSP, ADSC Hold after CLK Rise 0.4 0.5 0.5 ns
t
ADVH
ADV Hold after CLK Rise 0.4 0.5 0.5 ns
t
WEH
GW, BWE, BW
X
Hold after CLK Rise 0.4 0.5 0.5 ns
t
DH
Data Input Hold after CLK Rise 0.4 0.5 0.5 ns
t
CEH
Chip Enable Hold after CLK Rise 0.4 0.5 0.5 ns
Notes:
17.Timing reference level is 1.5V when V
DDQ
= 3.3V and is 1.25V when V
DDQ
= 2.5V.
18.Test conditions shown in (a) of AC Test Loads unless otherwise noted.
19.This part has a voltage regulator internally; t
POWER
is the time that the power needs to be supplied above V
DD
(minimum) initially before a Read or Write operation
can be initiated.
20. t
CHZ
, t
CLZ
,t
OELZ
, and t
OEHZ
are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage.
21.At any given voltage and temperature, t
OEHZ
is less than t
OELZ
and t
CHZ
is less than t
CLZ
to eliminate bus contention between SRAMs when sharing the same
data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed
to achieve High-Z prior to Low-Z under the same system conditions.
22.This parameter is sampled and not 100% tested.
[+] Feedback