Cypress CY7C1380FV25 Computer Hardware User Manual


 
CY7C1380DV25, CY7C1380FV25
CY7C1382DV25, CY7C1382FV25
Document #: 38-05546 Rev. *E Page 19 of 29
Switching Characteristics
Over the Operating Range
[19, 20]
Parameter Description
250 MHz 200 MHz 167 MHz
UnitMin. Max Min. Max. Min. Max
t
POWER
V
DD
(Typical) to the First Access
[21]
1 11ms
Clock
t
CYC
Clock Cycle Time 4.0 56ns
t
CH
Clock HIGH 1.7 2.0 2.2 ns
t
CL
Clock LOW 1.7 2.0 2.2 ns
Output Times
t
CO
Data Output Valid After CLK Rise 2.6 3.0 3.4 ns
t
DOH
Data Output Hold After CLK Rise 1.0 1.3 1.3 ns
t
CLZ
Clock to Low-Z
[22, 23, 24]
1.0 1.3 1.3 ns
t
CHZ
Clock to High-Z
[22, 23, 24]
2.6 3.0 3.4 ns
t
OEV
OE LOW to Output Valid 2.6 3.0 3.4 ns
t
OELZ
OE LOW to Output Low-Z
[22, 23, 24]
0 00ns
t
OEHZ
OE HIGH to Output High-Z
[22, 23, 24]
2.6 3.0 3.4 ns
Setup Times
t
AS
Address Setup Before CLK Rise 1.2 1.4 1.5 ns
t
ADS
ADSC, ADSP Setup Before CLK Rise 1.2 1.4 1.5 ns
t
ADVS
ADV Setup Before CLK Rise 1.2 1.4 1.5 ns
t
WES
GW, BWE, BW
X
Setup Before CLK Rise 1.2 1.4 1.5 ns
t
DS
Data Input Setup Before CLK Rise 1.2 1.4 1.5 ns
t
CES
Chip Enable Setup Before CLK Rise 1.2 1.4 1.5 ns
Hold Times
t
AH
Address Hold After CLK Rise 0.3 0.4 0.5 ns
t
ADH
ADSP, ADSC Hold After CLK Rise 0.3 0.4 0.5 ns
t
ADVH
ADV Hold After CLK Rise 0.3 0.4 0.5 ns
t
WEH
GW, BWE, BW
X
Hold After CLK Rise 0.3 0.4 0.5 ns
t
DH
Data Input Hold After CLK Rise 0.3 0.4 0.5 ns
t
CEH
Chip Enable Hold After CLK Rise 0.3 0.4 0.5 ns
Notes:
19.Timing reference level is 1.5V when V
DDQ
= 1.25V when V
DDQ
= 2.5V.
20.Test conditions shown in (a) of AC Test Loads unless otherwise noted.
21.This part has a voltage regulator internally; t
POWER
is the time that the power needs to be supplied above VDD(minimum) initially before a read or write operation
can be initiated.
22.t
CHZ
, t
CLZ
,t
OELZ
, and t
OEHZ
are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage.
23.At any given voltage and temperature, t
OEHZ
is less than t
OELZ
and t
CHZ
is less than t
CLZ
to eliminate bus contention between SRAMs when sharing the same
data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed
to achieve High-Z prior to Low-Z under the same system conditions.
24.This parameter is sampled and not 100% tested.
[+] Feedback