401
CHAPTER 18 SERIAL INTERFACE CHANNEL 0 (
µ
PD78078Y Subseries)
Figure 18-22. Example of Communication from Master to Slave (with 9-Clock Wait Selected for Both
Master and Slave) (1/3)
(a) Start condition - address
L
L
L
1
A5 A4 A3 A2 A1 A0
W ACK
A6
2345678
D7 D6 D5 D4 D3
123459
L
L
L
L
L
SIO0 <- address SIO0 <- data
H
L
L
L
L
L
L
L
H
H
H
H
SIO0 <- FFH
SIO0 write
COI
ACKD
CMDD
RELD
CLD
P27
SCL
SDA0
WUP
BSYE
ACKE
CMDT
RELT
CLC
WREL
SIC
INTCSI0
SIO0 write
COI
ACKD
CMDD
RELD
CLD
P27
WUP
BSYE
ACKE
CMDT
RELT
CLC
WREL
SIC
INTCSI0
CSIE0
P25
PM25
PM27
Processing in master device
Transfer line
Processing in slave device