Texas Instruments TMS320C64x DSP Network Card User Manual


 
Video Capture Registers
3-53Video Capture PortSPRU629
3.13.2 Video Capture Channel A Control Register (VCACTL)
Video capture is controlled by the video capture channel A control register
(VCACTL) shown in Figure 330 and described in Table 315.
Figure 330. Video Capture Channel A Control Register (VCACTL)
31 30 29 24
RSTCH
BLKCAP Reserved
R/WS-0 R/W-1 R-0
23 22 21 20 19 18 17 16
Reserved
RDFE FINV EXC FLDD VRST HRST
R-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-1 R/W-0
15 14 13 12 11 10 9 8
VCEN
PK10B LFDE SFDE RESMPL Reserved SCALE
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R-0 R/W-0
765432 0
CON
FRAME CF2 CF1 Reserved CMODE
R/W-0 R/W-0 R/W-1 R/W-1 R-0 R/W-0
Legend: R = Read only; R/W = Read/Write; WS = Write 1 to reset, write of 0 has no effect; -n = value after reset
Table 315. Video Capture Channel A Control Register (VCACTL)
Field Descriptions
Description
Bit field
symval
Value BT.656 or Y/C Mode Raw Data Mode TSI Mode
31 RSTCH Reset channel bit. Write 1 to reset the bit, a write of 0 has no
effect.
NONE 0 No effect.
RESET 1 Resets the channel by blocking further DMA event generation
and flushing the FIFO upon completion of any pending DMAs.
Also clears the VCEN bit. All channel registers are set to their
initial values. RSTCH is autocleared after channel reset is complete.
For CSL implementation, use the notation VP_VCACTL_field_symval
For complete encoding of these bits, see Table 36, Table 311, and Table 312.