Texas Instruments TMS320C64x DSP Network Card User Manual


 
Video Capture Registers
Video Capture Port3-54 SPRU629
Table 315. Video Capture Channel A Control Register (VCACTL)
Field Descriptions (Continued)
Description
Bit TSI ModeRaw Data ModeBT.656 or Y/C ModeValuesymval
field
30 BLKCAP Block capture events bit. BLKCAP functions as a capture FIFO
reset without affecting the current programmable register values.
The F1C, F2C, and FRMC status bits, in VCASTAT, are not
updated. Field or frame complete interrupts and vertical interrupts
are also not generated.
Clearing BLKCAP does not enable DMA events during the field
where the bit is cleared. Whenever BLKCAP is set and then
cleared, the software needs to clear the field and frame status
bits (F1C, F2C, and FRMC) as part of the BLKCAP clear
operation.
CLEAR 0 Enables DMA events in the video frame that follows the video
frame where the bit is cleared. (The capture logic must sync to
the start of the next frame after BLKCAP is cleared.)
BLOCK 1 Blocks DMA events and flushes the capture channel FIFOs.
2922
Reserved 0 Reserved. The reserved bit location is always read as 0. A value
written to this field has no effect.
21 RDFE Field identification enable bit. (Channel A only)
DISABLE 0 Not used. Field identification
is disabled.
Not used.
ENABLE 1 Not used. Field identification
is enabled.
Not used.
20 FINV Detected field invert bit.
FIELD1 0 Detected 0 is field 1. Not used. Not used.
FIELD2 1 Detected 0 is field 2. Not used. Not used.
19 EXC External control select bit. (Channel A only)
EAVSAV 0 Use EAV/SAV codes. Not used. Not used.
EXTERN 1 Use external control
signals.
Not used. Not used.
For CSL implementation, use the notation VP_VCACTL_field_symval
For complete encoding of these bits, see Table 36, Table 311, and Table 312.