88F6281
Hardware Specifications
Doc. No. MV-S104859-U0 Rev. E Copyright © 2008 Marvell
Page 64 Document Classification: Proprietary Information December 2, 2008, Preliminary
Figure 2: Power-Up Sequence Example
6.1.2 Power-Down Sequence Requirements
There are no special requirements for the core supply to go down before non-core power, or for
reset assertion when powering down (except for VHV, as described below). However, allow a
reasonable time limitation (no more than 100 ms) between the first and last voltage power-down.
When using the eFuse in Burning mode, VHV must be powered down before VDD.
6.2 Hardware Reset
The device has one reset input pin—SYSRSTn. When asserted, the entire chip is placed in its initial
state. Most outputs are placed in high-z, except for the following output pins, that are still active
during SYSRSTn assertion:
M_CLKOUT, M_CLKOUTn
M_CKE
M_ODT[1:0]
M_STARTBURST
SYSRST_OUTn
Note
It is the designer's responsibility to verify that the power sequencing requirements
of other components are also met.
Although the non-core voltages can be powered up any time before the core
voltages, allow a reasonable time limitation (for example, 100 ms) between the
first non-core voltage power-up and the last core voltage power-up.
70% of Core
Voltage
70% of
Non-Core
Voltage
Voltage
Reset(s)
Clock(s)
Non-Core Voltage
Core Voltage