Renesas HD64F2111B Network Card User Manual


 
Rev. 1.00, 05/04, page 205 of 544
10.3.12 Timer AB Control Register (TCRAB)
TCRAB selects the internal clock or controls the input capture function in the TMR_A and
TMR_B.
Bit Bit Name
Initial
Value R/W Description
7, 6 All 0 R/W Reserved
The initial value should not be modified.
5 CKSA 0 R/W TMR_A Clock Select
For details about selection, see the clock conditions in
table 10.3.
4 CKSB 0 R/W TMR_B Clock Select
For details about selection, see the clock conditions in
table 10.3.
3 ICST 0 R/W
Input Capture Start Bit
TMR_A has input capture registers (TICRR_A and
TICRF_A). TICRR and TICRF can measure the width
of a pulse by means of a single capture operation
under the control of the ICST bit. When a rising edge
followed by a falling edge is detected on TMRIA after
the ICST bit is set to 1, the contents of TCNT at those
points are captured into TICRR and TICRF,
respectively, and the ICST bit is cleared to 0.
[Clearing condition]
When a rising edge followed by a falling edge is
detected on TMRIA
[Setting condition]
When 1 is written in ICST after reading ICST = 0
2 to 0 0 R/W Reserved
The initial value should not be modified.
Note: * The program development tool (emulator) does not support TCRXY.