Rev. 1.00, 05/04, page 283 of 544
13.3.2 Slave Address Register (SAR)
SAR sets the slave address and selects the communication format. If the LSI is in slave mode with
the I
2
C bus format selected, when the FS bit is set to 0 and the upper 7 bits of SAR match the
upper 7 bits of the first frame received after a start condition, the LSI operates as the slave device
specified by the master device. SAR can be accessed only when the ICE bit in ICCR is cleared
to 0.
Bit Bit Name Initial Value R/W Description
7
6
5
4
3
2
1
SVA6
SVA5
SVA4
SVA3
SVA2
SVA1
SVA0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Slave Address 6 to 0
Set a slave address.
0 FS 0 R/W Format Select
Selects the communication format together with the FSX bit
in SARX. See table 13.2.
This bit should be set to 0 when general call address
recognition is performed.