Texas Instruments TMS320C6454 Computer Hardware User Manual


 
www.ti.com
PRODUCT PREVIEW
TMS320C6454
Fixed-PointDigitalSignalProcessor
SPRS311AAPRIL2006REVISEDDECEMBER2006
Table2-3.TerminalFunctions(continued)
SIGNAL
TYPE
(1)
IPD/IPU
(2)
DESCRIPTION
NAMENO.
Nonmaskableinterrupt,edge-driven(risingedge)
AnynoiseontheNMIpinmaytriggeranNMIinterrupt;therefore,iftheNMIpin
NMIAH4IIPD
isnotused,itisrecommendedthattheNMIpinbegroundedversusrelyingon
theIPD.
RESETSTATAE14OResetStatuspin.TheRESETSTATpinindicateswhenthedeviceisinreset
PORAF14IPoweronreset.
GP[7]AG2I/O/ZIPD
GP[6]AG3I/O/ZIPD
General-purposeinput/output(GPIO)pins(I/O/Z).
GP[5]AJ2I/O/ZIPD
GP[4]AH2I/O/ZIPD
PREQ/GP[15]P2I/O/Z
PINTA
(5)
/GP[14]P3I/O/Z
PCIperipheralpinsorgeneral-purposeinput/output(GPIO)[15:12,2]pins
PRST/GP[13]R5I/O/Z
(I/O/Z)[default]
PGNT/GP[12]R4I/O/Z
PCIbusrequest(O/Z)orGP[15](I/O/Z)[default]
PCIinterruptA(O/Z)orGP[14](I/O/Z)[default]
FSX1/GP[11]AG4I/O/ZIPD
PCIreset(I)orGP[13](I/O/Z)[default]
FSR1/GP[10]AE5I/O/ZIPD
PCIbusgrant(I)orGP[12](I/O/Z)[default]
PCIcommand/byteenable0(I/O/Z)orGP[2](I/O/Z)[default]
DX1/GP[9]AG5I/O/ZIPD
DR1/GP[8]AH5I/O/ZIPD
McBSP1transmitclock(I/O/Z)orGP[3](I/O/Z)[default]
McBSP1receiveclock(I/O/Z)orGP[0](I/O/Z)[default]
CLKX1/GP[3]AF5I/O/ZIPD
GP[1]pin(I/O/Z).SYSCLK4istheclockoutputat1/8ofthedevicespeed(O/Z)
PCBE0/GP[2]P1I/O/Z
orthispincanbeprogrammedasaGP[1]pin(I/O/Z)[default].
SYSCLK4/GP[1]
(3)
AJ13O/ZIPD
CLKR1/GP[0]AF4I/O/ZIPD
HOST-PORTINTERFACE(HPI)orPERIPHERALCOMPONENTINTERCONNECT(PCI)
PCIenablepin.Thispincontrolstheselection(enable/disable)oftheHPIand
GP[15:8],orPCIperipherals.Thispinworksinconjunctionwiththe
PCI_ENY29IIPD
MCBSP1_EN(AEA5pin)toenable/disableotherperipherals(formoredetails,
seeSection3,DeviceConfiguration).
HINT/PFRAMEU3I/O/ZHostinterruptfromDSPtohost(O/Z)orPCIframe(I/O/Z)
Hostcontrol-selectsbetweencontrol,address,ordataregisters(I)[default]or
HCNTL1/PDEVSELU4I/O/Z
PCIdeviceselect(I/O/Z)
Hostcontrol-selectsbetweencontrol,address,ordataregisters(I)[default]or
HCNTL0/PSTOPU5I/O/Z
PCIstop(I/O/Z)
Hosthalf-wordselect-firstorsecondhalf-word(notnecessarilyhighorlow
HHWIL/PCLKV3I/O/Zorder)
[ForHPI16buswidthselectiononly](I)[default]orPCIclock(I)
HR/W/PCBE2T5I/O/ZHostreadorwriteselect(I)[default]orPCIcommand/byteenable2(I/O/Z)
HAS/PPART3I/O/ZHostaddressstrobe(I)[default]orPCIparity(I/O/Z)
HCS/PPERRU6I/O/ZHostchipselect(I)[default]orPCIparityerror(I/O/Z)
HDS1/PSERR
(5)
U2I/O/ZHostdatastrobe1(I)[default]orPCIsystemerror(I/O/Z)
HDS2/PCBE1U1I/O/ZHostdatastrobe2(I)[default]orPCIcommand/byteenable1(I/O/Z)
HRDY/PIRDYT4I/O/ZHostreadyfromDSPtohost(O/Z)[default]orPCIinitiatorready(I/O/Z)
PREQ/GP[15]P2I/O/ZPCIbusrequest(O/Z)orGP[15](I/O/Z)[default]
PINTA
(5)
/GP[14]P3I/O/ZPCIinterruptA(O/Z)orGP[14](I/O/Z)default]
PRST/GP[13]R5I/O/ZPCIreset(I)orGP[13](I/O/Z)[default]
PGNT/GP[12]R4I/O/ZPCIbusgrant(I)orGP[12](I/O/Z)[default]
PCBE0/GP[2]P1I/O/ZPCIcommand/byteenable0(I/O/Z)orGP[2](I/O/Z)[default]
PCBE3P5I/O/ZPCIcommand/byteenable3(I/O/Z).Bydefault,thispinhasnofunction.
PIDSELR3IPCIinitializationdeviceselect(I).Bydefault,thispinhasnofunction.
(5)Thesepinsfunctionasopen-drainoutputswhenconfiguredasPCIpins.
SubmitDocumentationFeedbackDeviceOverview25