www.ti.com
PRODUCT PREVIEW
TMS320C6454
Fixed-PointDigitalSignalProcessor
SPRS311A–APRIL2006–REVISEDDECEMBER2006
Table2-3.TerminalFunctions(continued)
SIGNAL
TYPE
(1)
IPD/IPU
(2)
DESCRIPTION
NAMENO.
ThispinistheEMACcollisionsense(MCDL)(I)forMII[default]orGMII.
MCOLK3I/O/Z
MACSEL[1:0]dependent.
ThispiniseithertheEMACtransmitenable(MTXEN)(O)forMII[default],
MTXEN/RMTXENJ5I/O/Z
RMII,orGMII.MACSEL[1:0]dependent.
MTXD7N5
MTXD6M3
MTXD5L5
EMACtransmitdatabusforMII[default],RMII,orGMII.
MTXD4L3
O/Z
ThesepinsfunctionasEMACtransmitdatapins(MTXD[x:0])(O)forMII,RMII,
MTXD3K4
orGMII.MACSEL[1:0]dependent.
MTXD2M4
MTXD1/RMTXD1L4
MTXD0/RMTXD0M1
ETHERNETMAC(EMAC)[RGMII]
Therearetwoconfigurationpins—theMAC_SEL[1:0](AEA[10:9]pins)thatselectoneofthefourinterfacemodes(MII,RMII,GMII,or
RGMII)fortheEMAC/MDIOinterface.FormoredetailedinformationontheEMACconfigurationpins,seeSection3,DeviceConfiguration.
RGMIIreferenceclock(O).This125-MHzreferenceclockisprovidedasa
convenience.ItcanbeusedasaclocksourcetoaPHY,sothatthePHYmay
RGREFCLKC4O/ZgenerateRXCclocktocommunicatewiththeEMAC.Thisclockisstopped
whilethedeviceisinreset.ThispinisavailableonlywhenRGMIImodeis
selected(MACSEL[1:0]=11).
RGMIItransmitclock(O).ThispinisavailableonlywhenRGMIImodeis
RGTXCD4O/Z
selected(MACSEL[1:0]=11).
RGTXD3A2
RGTXD2C3
RGMIItransmitdata[3:0](O).ThispinisavailableonlywhenRGMIImodeis
O/Z
selected(MACSEL[1:0]=11).
RGTXD1B3
RGTXD0A3
RGMIItransmitenable(O).ThispinisavailableonlywhenRGMIImodeis
RGTXCTLD3O/Z
selected(MACSEL[1:0]=11).
RGMIIreceiveclock(I).ThispinisavailableonlywhenRGMIImodeisselected
RGRXCE3I
(MACSEL[1:0]=11).
RGRXD3C1I
RGRXD2E4I
RGMIIreceivedata[3:0](I).ThispinisavailableonlywhenRGMIImodeis
selected(MACSEL[1:0]=11).
RGRXD1E2I
RGRXD0E1I
RGMIIreceivecontrol(I).ThispinisavailableonlywhenRGMIImodeis
RGRXCTLC2I
selected(MACSEL[1:0]=11).
RESERVEDFORTEST
RSV02V5
RSV03W3
Reserved.Thesepinsmustbeconnecteddirectlytocoresupply(CV
DD
)for
properdeviceoperation.
RSV04N11
RSV05P11
RSV07G4IReserved.Thispinmustbeconnecteddirectlyto1.5-/1.8-VI/Osupply
(DV
DD15
)forproperdeviceoperation.
Note:IftheEMACRGMIIisnotused,thesepinscanbeconnecteddirectlyto
RSV09D26I
ground(V
SS
).
Reserved.Thispinmustbeconnectedtoground(V
SS
)viaa200-Ωresistorfor
properdeviceoperation.
NOTE:IftheDDR2MemoryControllerisnotused,theV
REFSSTL
,RSV11,and
RSV12pinscanbeconnecteddirectlytoground(V
SS
)tosavepower.
RSV11D24
However,connectingthesepinsdirectlytogroundwillpreventboundary-scan
fromfunctioningontheDDR2MemoryControllerpins.Topreserve
boundary-scanfunctionalityontheDDR2MemoryControllerpins,see
Section7.3.4.
SubmitDocumentationFeedbackDeviceOverview35