398 AMD Geode™ SC3200 Processor Data Book
Electrical Specifications
32581C
Figure 9-35. Host Terminating an UltraDMA Data Out Burst Timing Diagram
IDE_DATA[15:0]
(host)
IDE_CS[0:1]#
IDE_ADDR[2:0]
CR
t
LI
t
MLI
t
ACK
t
LI
t
SS
t
LI
t
ACK
t
DVH
t
DVS
t
ACK
t
IORDYZ
IDE_IOR0#
(HSTROBE0#)
(host)
IDE_IORDY0#
(DDMARDY0)#
(device)
IDE_IOW0#
(STOP0#)
(host)
IDE_DACK0#
(host)
IDE_DREQ0
(device)
Note: The definitions for the IDE_IOW[0:1]# (STOP[0:1]#), IDE_IORDY[0,1]# (DDMARDY[0:1]#) and IDE_IOR[0:1]#
(HSTROBE[0:1]#) signal lines are no longer in effect after IDE_DREQ[0:1] and IDE_DACK[0:1]# are de-asserted.