Texas Instruments MSP430x4xx Computer Hardware User Manual


 
Timer_B Operation
13-9Timer_B
Up/Down Mode
The up/down mode is used if the timer period must be different from TBR
(max)
counts, and if symmetrical pulse generation is needed. The timer repeatedly
counts up to the value of compare latch TBCL0, and back down to zero, as
shown in Figure 137. The period is twice the value in TBCL0.
Note: TBCL0 > TBR(max)
If TBCL0 > TBR
(max),
the counter operates as if it were configured for
continuous mode. It does not count down from TBR
(max)
to zero.
Figure 137. Up/Down Mode
0h
TBCL0
The count direction is latched. This allows the timer to be stopped and then
restarted in the same direction it was counting before it was stopped. If this is
not desired, the TBCLR bit must be used to clear the direction. The TBCLR bit
also clears the TBR value and the TBCLK divider.
In up/down mode, the TBCCR0 CCIFG interrupt flag and the TBIFG interrupt
flag are set only once during the period, separated by 1/2 the timer period. The
TBCCR0 CCIFG interrupt flag is set when the timer counts from TBCL01 to
TBCL0, and TBIFG is set when the timer completes counting down from 0001h
to 0000h. Figure 138 shows the flag set cycle.
Figure 138. Up/Down Mode Flag Setting
TBCL01 TBCL0 TBCL01
Timer Clock
Timer
Set TBIFG
Set TBCCR0 CCIFG
TBCL02 1h 0h 1h
Up/Down