Instruction Set 9-99
machhw
Multiply Accumulate High Halfword to Word Modulo Signed
machhw
Multiply Accumulate High Halfword to Word Modulo Signed
prod
0:31
← (RA)
0:15
x (RB)
0:15
signed
temp
0:32
← prod
0:31
+ (RT)
(RT)
← temp
1:32
The high-order halfword of RA is multiplied by the high-order halfword of RB. The signed product is
summed with the contents of RT and the sum is stored in a 33-bit temporary register. The contents of
RT are replaced by the low-order 32 bits of the temporary register.
Registers Altered
•RT
• CR[CR0]
LT, GT, EQ, SO
if Rc contains 1
• XER[SO, OV] if OE contains 1
Architecture Note
This instruction is part of the Multiply-Accumulate instruction set extensions and complies with the
architectural requirements for APUs of the IBM PowerPC Embedded Environment. As such, it is not
part of the PowerPC Architecture, nor is it part of the IBM PowerPC Embedded Environment.
Programs that use this instruction may not be portable to other implementations.
machhw RT, RA, RB OE=0, Rc=0
machhw. RT, RA, RB OE=0, Rc=1
machhwo RT, RA, RB OE=1, Rc=0
machhwo. RT, RA, RB OE=1, Rc=1
4RTRARBOE44Rc
0 6 11 16 21 22 31