Digi NS9215 Computer Hardware User Manual


 
. . . . .
MEMORY CONTROLLER
Dynamic Memory Active to Active Command Period register
www.digiembedded.com 243
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Dynamic Memory Active to Active Command Period register
Address: A070 0048
The Dynamic Memory Active to Active Command Period register allows you to
program the active to active command period, t
RC
. It is recommended that this
register be modified during system initialization, or when there are no current or
outstanding transactions. Wait until the memory controller is idle, then enter low-
power or disabled mode. This value normally is found in SDRAM datasheets as t
RC
.
Note:
The Dynamic Memory Active to Active Command period register is used for all
four dynamic memory chip selects. The worst case value for all chip selects
must be programmed.
Register
Register bit
assignment
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Dynamic Memory Auto Refresh Period register
Address: A070 004C
The Dynamic Memory Auto Refresh Period register allows you to program the auto-
refresh period and the auto-refresh to active command period, t
RFC
. It is
recommended that this register be modified during initialization, or when there are
no current or outstanding transactions. Wait until the memory controller is idle,
then enter low-power or disabled mode. This value normally is found in SDRAM
datasheets as t
RFC
or t
RC
.
13121110987654321015 14
31 29 28 27 26 25 24 23 22 21 20 19 18 17 1630
Reserved
Reserved RC
Bits Access Mnemonic Description
D31:05 N/A Reserved N/A (do not modify)
D04:00 R/W RC Active to active command period (t
RC
)
0x0–0x1E
n+1 clock cycles, where the delay is in clk_out cycles.
0x1F
32 clock cycles (reset value on reset_n)