Digi NS9215 Computer Hardware User Manual


 
ETHERNET COMMUNICATION MODULE
Station Address registers
300 Hardware Reference NS9215
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Station Address registers
Addresses: A060 0440 / 0444 / 0448
The 48-bit station address is loaded into Station Address Register #1, Station
Address Register #2, and Station Address Register #3, for use by the station address
logic (see “Station address logic (SAL)” on page 264).
Registers
D02 R NVALID 0 Read data not valid
When set to 1, indicates that the MII Management
read cycle has not completed and the read data is not
yet valid. Also indicates that SCAN READ is not
valid for automatic scan reads.
D01 R SCAN 0 Automatically scan for read data in progress
When set to 1, indicates that continuous MII
Management scanning read operations are in
progress.
D00 R BUSY 0 MII interface BUSY with read/write operation
When set to 1, indicates that the MII Management
module currently is performing an MII Management
read or write cycle. This bit returns to 0 when the
operation is complete.
Bits Access Mnemonic Reset Description
Reserved
OCTET1
13121110987654321015 14
31 29 28 27 26 25 24 23 22 21 20 19 18 17 1630
OCTET2
Reserved
OCTET3
13121110987654321015 14
31 29 28 27 26 25 24 23 22 21 20 19 18 17 1630
OCTET4