Section 12 Bus State Controller (BSC)
Rev. 4.00 Sep. 14, 2005 Page 392 of 982
REJ09B0023-0400
(2) Transfer from the normal space interface to the external device with DACK
BSC Register Setting*
4
When Access Size is Less than Bus Width
CSnWCR.WM Setting CSnBCR Idle Setting
Continuous
Transfer*
1
Non-Continuous
Transfer*
2
1 0 0 3
0 0 1 3
1 1 1 3
0 1 1 3
1 2 2 3
0 2 2 3
1 4 4 4
0 4 4 4
0, 1 n (n≥6) n n
Notes: DMAC is operated by Bφ. The minimum number of idle cycles is not affected by
changing a clock ratio.
1. Minimum number of idle cycles between the upper and lower 16-bit access cycles in the
32-bit access cycle when the bus width is 16 bits, and the minimum number of idle
cycles between continuous access cycles during 16-byte transfer
2. Other than the above cases.
3. For single transfer from the external device with DACK to the normal space interface,
the minimum number of idle cycles is not affected by the IWW, IWRWD, IWRWS,
IWRRD, and IWRRS bits in CSnBCR.
4. For single transfer from the normal space interface to the external device with DACK,
the minimum number of idle cycles is not affected by the DMAIWA and DMAIW bits in
CMNCR.